@Article{cmc.2022.027975, AUTHOR = {S. V. Ratankumar, L. Koteswara Rao, M. Kiran Kumar}, TITLE = {Design of Multi-Valued Logic Circuit Using Carbon Nano Tube Field Transistors}, JOURNAL = {Computers, Materials \& Continua}, VOLUME = {73}, YEAR = {2022}, NUMBER = {3}, PAGES = {5283--5298}, URL = {http://www.techscience.com/cmc/v73n3/49014}, ISSN = {1546-2226}, ABSTRACT = {The design of a three-input logic circuit using carbon nanotube field effect transistors (CNTFETs) is presented. Ternary logic must be an exact replacement for dual logic since it performs straightforwardly in digital devices, which is why this design is so popular, and it also reduces chip area, both of which are examples of circuit overheads. The proposed module we have investigated is a triple-logic-based one, based on advanced technology CNTFETs and an emphasis on minimizing delay times at various values, as well as comparisons of the design working with various load capacitances. Comparing the proposed design with the existing design, the delay times was reduced from 66.32 to 16.41 ps, i.e., a 75.26% reduction. However, the power dissipation was not optimized, and increased by 1.44% compared to the existing adder. The number of transistors was also reduced, and the product of power and delay (P*D) achieved a value of 0.0498053 fJ. An improvement at 1 V was also achieved. A load capacitance (fF) was measured at different values, and the average delay measured for different values of capacitance had a maximum of 83.60 ps and a minimum of 22.54 ps, with a range of 61.06 ps. The power dissipations ranged from a minimum of 3.38 µW to a maximum of 6.49 µW. Based on these results, the use of this CNTFET half-adder design in multiple Boolean circuits will be a useful addition to circuit design.}, DOI = {10.32604/cmc.2022.027975} }